# **APPLICATION NOTE**

# **UMA1022M Low Voltage, Low Noise Dual Frequency Synthesiser**

**AN98102**





#### **Abstract**

The UMA1022M is a low voltage, low noise dual synthesiser. It is intended for radiocommunication systems like GSM, DCS1800, PCS1900, DECT, DAMPS, WLL, WLAN, ... where good noise performance and fast switching time are required.

A close in noise value of -86.5 dBc/Hz has been measured in the loop bandwidth of a typical GSM application.

#### © Philips Electronics N.V. 1996

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent or the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights.

## **Application Note**

# **UMA1022M Low Voltage, Low Noise Dual Frequency Synthesiser**

## **AN98102**

### **Author: Pascal Hugues Technical Marketing Telecommunication IC's Caen, France**

### **Keywords**

Radio Communications PLL UMA1022M Low voltage Low noise

Date: December 20th, 1996 Update: October 1st, 1998

## **UMA1022M Dual Frequency Synthesizer**

### **CONTENTS**



### **LIST OF FIGURES**



#### **LIST OF TABLES**



### **1 Introduction to the UMA1022M dual synthesiser**

The UMA1022M is a low voltage, low noise single chip solution to a dual frequency synthesiser used in radiocommunications. Designed in a BICMOS process, it operates from 2.7 (3 NiCd cells) to 5.5V. The UMA1022M contains all necessary elements with the exception of the quartz, VCO and loop filter components to build two PLL frequency synthesisers.

It is intended that the RF synthesiser operates in the 300 to 2100 MHz range, and the IF synthesiser works between 50 to 550 MHz, up to 4V (50 to 400 MHz, up to 5.5V). The reference divider uses a common part and a separate subdivider section. For each synthesiser, fully programmable main and reference dividers are integrated on chip. Fast programming is possible via a three wire serial bus with clock speeds up to 10 MHz.

The common reference divider can be driven by a VTCXO or a simple quartz since a internal oscillator/buffer is designed in the UMA1022M.

Separate power and ground pins are provided to the analog (charge pump, bipolar part) and digital (CMOS) circuits. An independent supply for the crystal oscillator section allows maximum frequency stability.

The charge pump currents are fixed by internal resistances and controlled by the serial interface. Only a passive loop filter is necessary, the charge pumps function within a wide voltage compliance range to improve the overall system performance.

### **2 Programming**

A simple three wire unidirectional serial bus is used to program the synthesiser. The three lines are DATA, CLK (Clock) and Enot (Enable). The data sent to the device is loaded in bursts framed by Enot. Programming clock edges are ignored until Enot goes active low. The programmed information is loaded into the addressed latch when Enot returns inactive high. Only the last 19 bits serially clocked into the device are retained within the programming register. Additional leading bits are ignored, and no check is made on the number of clock pulses. The NMOS-rich design uses virtually no current when the bus is inactive; power-up is initiated when Enable is taken LOW and power-down occurs a short time after Enable returns HIGH. It can always capture new programming data even during power-down. After software power down is terminated, it is not necessary to reprogram the device. Previous programming data is preserved during power-down as long as the supply voltage is present.



#### **Fig. 1 - Serial Interface Timing Diagram.**

The leading bits (dt15 to dt0) make up the data field, while the trailing three bits (ad2 to ad0) are used for the address. For the divider ratios, the first bits entered (P0, R0 and A0) are the Least Significant Bits (LSB). **This is different from previous Philips synthesisers**. The bits are decoded on the rising edge of Enot. A worked example of programming is shown overleaf.

#### **2.1 Power-down mode**

When turned on, the dividers and phase detector are synchronised to avoid random phase errors. When turned off, the phase detector is synchronised to avoid interrupting charge-pump pulses. For synchronisation functions to work correctly on power-up or power-down, the presence of TCXO and VCO signals is required to drive the appropriate divider inputs.

#### **2.2 UMA1022M typical programming example**

Crystal reference input frequency: 13 MHz RF input frequency: 902 MHz (main divider ratio = RFM = 4510) IF input frequency: 178 MHz (main divider ratio = IFM = 178) RF comparison frequency: 200 kHz ; IF comparison frequency: 1000 kHz (common reference divider ratio =  $13$ ; separate reference divider ratio =  $5$ )  $(F_{\text{CPIF}} > F_{\text{CPRF}}$  so P/A bit set to 1) Charge pump currents:  $I_{CPRF} = 2.4$  mA/cycle ;  $I_{CPIF} = 800$  µA/cycle (CPI = 1; S/D = 1)



#### **Table 1- UMA1022M Register Data Allocations Expressed in Decimal.**



#### **Table 2 - UMA1022M Register Data Allocations Expressed in Binary.**

#### **2.3 UMA1022M preset values**

After the supply voltage is switched on, the different registers are loaded with following preset values. They correspond to a typical DCS application. When using a 13 MHz VTCXO, the RF PLL is directly locked at 2082 MHz (if it is within the VCO range) with a 200 kHz comparison frequency and the IF PLL at 178 MHz with a 1000 kHz comparison frequency.



#### **Table 3 - UMA1022M Preset Values Expressed in Decimal.**



**Table 4 - UMA1022M Preset Values Expressed in Binary.**

Since the preset state is not tested, Philips Semiconductors does not guarantee these values. Programming of all registers is recommended after switching ON the synthesiser supply voltage.

### **3 Loop Filter Design**

### **3.1 Basic Loop Filter Design Procedure**

This section gives the procedure to ensure a quick and simple loop filter design. The method is based on first order approximations, and provides a working solution without the need for computer simulation. Reading appendixes 6.1 and 6.2 can be useful to clarify some PLL terms and equations in this section.

The purpose of a Phase Locked Loop (PLL) frequency synthesiser as shown in Fig. 2 is to transfer the spectral purity and stability of a fixed reference frequency oscillator (TCXO or VTCXO) to that of the Voltage Controlled Oscillator (VCO) for a number of output frequencies.



**Fig. 2 - Basic Phase Lock Loop Block Diagram.**

The correct design of the loop filter is of considerable importance to have the optimum performance from the synthesiser. The filter should be designed so as to achieve the required compromise between noise performance, switching time, comparison frequency spur rejection and modulation requirements.

Loop filters are usually passive when used with current charge pumps, but can be active if desired. Passive loops have the advantage of reduced noise, fewer parts count and low cost. With UMA1022M synthesiser, only passive loop filters are necessary. Two common configurations are shown overleaf. The filters in Fig. 3 are classified in terms of the order of the control loop formed. With UMA1022M, the use of the loop filter (a) is often sufficient. For applications requiring further comparison frequency breakthrough rejection, a low pass filter stage  $(R_3, C_3)$  can be added. This reduces comparison frequency breakthrough spurs without affecting too much the transient response of the loop, with appropriate design.



(a) Third Order PLL

(b) Fourth Order PLL

### **Fig. 3 - Different Types of Passive Loop Filter.**

Loop parameters are first chosen:

- $\bullet$  f<sub>VCO</sub>: VCO frequency (in Hz)
- $\bullet$  f<sub>PC</sub>: Phase comparator frequency (in Hz)
- $\bullet$  t<sub>s</sub>: Switching time (in seconds)
- $K_{vco}$ : VCO gain (in Hz/V)
- $\bullet$  I<sub>CP</sub>: Phase comparator gain (in Amps/cycle)

As a starting point, the equations below are used.

• 
$$
w_n = 2 \times \Pi \times f_n = \sqrt{\frac{K_{VCO} \times I_{CP}}{C_2 \times N}}
$$
  
\n• 
$$
R_2 = 2 \times \rho \times \sqrt{\frac{N}{K_{VCO} \times I_{CP} \times C_2}}
$$
 (1)

Where  $f_n$  is the natural frequency (in Hz) and  $\rho$  is the damping coefficient.

 $\mathcal{F}$  Use rule of thumb to determine the natural frequency f<sub>n</sub> based on desired switching time ts.

$$
f_n = \frac{2.5}{t_s} \tag{3}
$$

It has been found by experience that a good PLL loop filter design takes a switching time  $(t<sub>s</sub>)$  of less than 2.5 $f<sub>n</sub>$  to settle to a new frequency. This rule of thumb allows a good compromise between switching time, stability and noise performance when using the UMA1022M synthesiser. Of course the switching time will also depend on the size of the frequency jump and the definition of when the PLL is settled (i.e. acceptable frequency or phase error with respect to target).

 $\mathcal{F}$  Determine main divider ratio from:

$$
N = \frac{f_{VCO}}{f_{PC}} \tag{4}
$$

 $\mathbb{F}$  Determine angular velocity w<sub>n</sub> (in rad/seconds) from:  $W_n = 2 \times \Pi \times f_n$ (5)

$$
\bullet \quad \text{Determine C}_2 \text{ from (1)}
$$

$$
C_2 = \frac{K_{VCO} \times I_{CP}}{W_n^2 \times N}
$$
 (6)

- $\blacktriangleright$  Select damping ratio of approximately 0.9 for a good compromise between switching time and stability.
- $\mathbb{F}$  Determine R<sub>2</sub> from (2)

N

$$
\text{or} \quad R_2 = 2 \times \rho \sqrt{\frac{N}{K_{vco} \times I_{CP} \times C_2}}
$$

 $\mathbb{F}$  Choose C<sub>1</sub> between 1/10 and 1/15 the value of C<sub>2</sub>

$$
\begin{array}{ll}\n\text{Example:} & \mathsf{R}_3 \text{ from:} \\
\mathsf{R}_3 \geq 2 \times \mathsf{R}_2 \\
\text{Example:} & \mathsf{D}_3 \text{ from:} \\
\mathsf{D}_3 \geq \mathsf{C}_3\n\end{array} \tag{8}
$$

$$
C_3 \leq \frac{R_2 \times C_2}{20 \times R_3} \tag{9}
$$

A program using this cook book method has been written for use on IBM PC (and compatibles). It is included with the three wire serial bus control software diskette. Values given by the program are approximate and the final values should be optimised. For further optimisation both computer simulation programs as well as practical experiments are required.

Capacitors with high leakage currents and other undesirable effects such as capacitance value dependant on voltage across dielectric are not preferred because of higher comparison frequency breakthrough and increased switching times. A polyester film capacitor is recommended for  $C_2$ . However in many cases high quality NP0 surface mount capacitors are adequate for values up to 100 nF.

#### **3.2 Analysis and Simulation**

For detailed analysis, optimisation and worst case design with more complex filters, use of a PLL simulation program may be needed.

Normally a stable loop with an acceptable phase noise performance and a given switching time is required. Unfortunately, these two requirements are in conflict and a compromise must be found. Generally, the optimum compromise between stability and fastest switching time is reached when the phase margin is at its maximum at the open loop gain crossover frequency.



$$
T_1 = (R_2 \times C_2 \times C_1) / (C_1 + C_2); T_2 = R_2 \times C_2; T_3 = R_3 \times C_3 \text{ if } C_2 >> C_1 >> C_3
$$



The phase margin is easily determined from Bode plot. A Bode plot displays the open loop transfer function magnitude and phase. Fig. 5 shows Bode plot of a fourth order loop with third order filter (see Fig. 4) and a pole in the origin due to the VCO.

The phase margin is defined as the different between 180° and the phase of the open loop transfer function at the frequency where the gain is 1 (Gain cross over). The critical point for stability is a phase margin of 0°. The factor by which the system gain would have to be increased for the phase margin to reach the critical value of 0° is called the gain margin.

The time constants in the loop filter are key to controlling the overall loop performance and phase margin. The effect of different time constants can be evaluated from the Bode diagram. The reciprocal of the time constants of the loop filter in Fig. 4 are the breakpoints in the magnitude plot of Fig. 5.

When increasing the time constant T<sub>3</sub> = C<sub>3</sub> x R<sub>3</sub>, the breakpoint (T<sub>3</sub>)<sup>-1</sup> will move left and the magnitude curve will start to roll off at a lower frequency. Therefore, the greater the time constant  $T_3$ , the better the comparison frequency breakthrough is suppressed. But increasing  $T_3$  will force the point of inflection of the phase margin curve to move to the left as well, this decreasing the phase margin and eventually reducing system stability.

By iteration and inspection of the Bode plot, adjusting the loop filter values and measuring the performance, a compromise between switching time, stability and noise can be reached. Simulation programs may give reasonable approximations of PLL behaviour, but their accuracy is limited due to the fact that many practical imperfections, non linearities and saturation effects are often not taken into account.

Phase margin between 30° and 70° is required for most applications. The larger the phase margin, the more stable the loop, but slower the transient response and hence the switching time. A loop with a low phase margin may still be stable but could exhibit oscillatory problems, associated with undamped loops which also give longer switching times and increased noise. A phase margin of 45° is a good compromise between desired stability and the other generally undesired effects.



**Fig. 5 - Bode Plot 4th Order Open PLL Transfer Function Magnitude and Phase.**

### **3.3 Worked Example**

In this section, a design example based on the third order PLL for GSM is shown.

Loop parameters relevant to meet the GSM application:

- VCO frequency  $f_{VCO} = 902$  MHz
- Phase comparator frequency  $f_{PC} = 200$  kHz
- Switching time  $t_s = 600 \text{ }\mu\text{s}$
- VCO gain  $K_{VCO} = 26$  MHz/V
- Phase comparator gain  $I_{CP} = 2.4$  mA/cycle (CPI = 1; S/D = 1). As close in noise is improved by increasing the charge pump gain, a highest gain is used.

Following the basic design procedure from paragraph 3.1 yields: Natural frequency  $f_n = 2.5 / t_s = 2.5 / 600 \mu\text{S} = 4170 \text{ Hz}$ Main divider ratio N:  $f_{VCO}$  /  $f_{PC}$  = 902 MHz / 200 kHz = 4510

The main components in the loop filter are:

What capacitor is a linear combination of the equation:

\n
$$
C_{2} = \frac{K_{VCO} \times I_{CP}}{w_{n}^{2} \times N} = \frac{26e6 \times 2.4e-3}{(2 \times \Pi \times 4170)^{2} \times 4510}
$$
\n
$$
C_{2} = 22 \text{ nF}
$$
\nUsing the equation:

\n
$$
R_{2} = 2 \times \rho \times \sqrt{\frac{N}{K_{VCO} \times I_{CP} \times C_{2}}} = 2 \times 0.9 \times \sqrt{\frac{4510}{26e6 \times 2.4e - 3 \times 22e - 9}}
$$
\n
$$
R_{2} = 3.3 \text{ k}\Omega
$$
\nFind the equation:

\n
$$
\frac{C_{2}}{15} \leq C_{1} \leq \frac{C_{2}}{10}
$$
\n
$$
C_{1} = 1.5 \text{ nF}
$$
\nAn extra order (R, and C<sub>1</sub>) is not needed as 110441022M charge number leaves are current and the denominator.

An extra order  $(R_3$  and  $C_3$ ) is not needed as UMA1022M charge pump leakage current and comparison frequency breakthrough are very low.

### **4 Measurements and typical results**

This section gives the performance of UMA1022M in different applications.

The relevant performance criteria for a synthesiser are usually:

- Close in phase noise / Integrated phase jitter
- Comparison frequency breakthrough
- Switching time

Close in noise was measured using a direct reading from the spectrum analyser and referred to 1 Hz bandwidth. This was done at a specified offset from the carrier whilst still inside the loop bandwidth. It is expressed in dBc/Hz.

Integrated phase jitter was measured on a Rohde and Schwarz Modulation Analyser in a 10 Hz to 200 kHz audio bandwidth.

Switching time was measured using a HP 53310A Modulation Domain Analyser (MDA) with option 031. Under the TRIGGER Menu of the MDA, "Triggered", "Ext Edge" and "Arm Only" were selected. The instrument was setup to accept an external trigger, which was the Enot (Enable) signal used for programming the synthesiser. This signal was connected to the Ext Arm input while the RF signal was fed into the Channel C. The MDA would display the frequency versus time variation of the VCO signal upon the arrival of the Enot rising edge signal.

Table 5 to Table 7 summarise the measurement results. Fig. 6 to Fig. 12 show some of the actual measurements.



#### **Table 5 - Demoboard Measurement Results on UMA1022M RF Synthesiser. GSM Application.**



**Table 6 - Demoboard Measurement Results on UMA1022M IF Synthesiser. GSM Application.**

(\*) NNP Normally Not Populated



### **Table 7 - Demoboard Measurement Results on UMA1022M RF Synthesiser. DCS Application.**

(\*) NNP Normally Not Populated



**Fig. 6 - UMA1022M RF Synthesiser Output Spectrum - Close in Noise at 902 MHz.**





**Fig. 8 - UMA1022M RF Synthesiser - Settling Time (890 to 915 MHz Step to Within 1kHz).**



**Fig. 9 - UMA1022M RF Synthesiser - Settling Time (915 to 890 MHz Step to Within 1 kHz).**



**Fig. 10 - UMA1022M IF Synthesiser Output Spectrum - Close in Noise at 178 MHz.**



**Fig. 11 - UMA1022M RF Synthesiser Output Spectrum - Close in Noise at 2082 MHz.**



**Fig. 12 - UMA1022M RF Synthesiser - Comparison Frequency Breakthrough.**

### **5 Frequently Asked Questions**

**Question 1**: How can the synthesiser noise be improved?

Answer: Five things can be done to improve the synthesiser noise.

- 1/ Use a higher crystal frequency. Doubling the reference frequency can improve the close in noise by 3 dBc/Hz.
- 2/ With a VTCXO as the reference frequency, use the pin XIN as input and decouple to ground the pin not\_XIN (see explanations next question).
- 3/ Use the biggest charge pump current.
- 4/ Use a narrower loop filter. But this increases the switching time.
- 5/ Ensure that the supply is well decoupled.

Number 4 does not improve the close in noise, just the total phase noise. Other points can improve the close in noise and also the total phase noise of the PLL.

**Question 2:** Do you recommend the use of a particular reference input (XIN or not XIN)? Answer: The pin XIN (and so the reference divider) is driven by the falling edge of the reference signal, whilst the pin not XIN is driven by the rising edge.

Since this signal is the reference in term of frequency but also purity, the reference input must be chosen according to the phase jitter of the edge. The better the phase jitter of the reference edge, the better will be the total close in noise (in the loop bandwidth).

Normally with a VTCXO the falling edge has a better jitter than the rising edge. So we recommend to use the pin XIN with such a VTCXO. The pin not\_XIN needs to be decoupled to the ground.

**Question 3**: What is the phase detector gain? Is it charge pump output current divided by 2π or just the charge pump output current, itself?

Answer: The phase detector gain is equal to the charge pump output current  $I_{CP}$  divided by  $2\pi$  since the phase detector covers  $2\pi$  range. However, when using the design formulas, the phase detector gain be replaced directly by  $I_{CP}$  (or  $I_{CP}$  +  $I_{CPF}$  if both charge pumps are enabled) because the  $2\pi$  factor will be cancelled out by the  $2\pi$  also in the VCO gain, when given in Hz/volt.

**Question 4**: What kind of main capacitor should be used in the loop filter? Answer: Higher leakage current raises comparison frequency breakthrough and the memory effect of some dielectric (COG, X7R series) or, worse, electrolytic types can degrade the settling time. A polyester film capacitor is recommended for the main capacitor of the loop filter.

**Question 5**: Can I anticipate the close in noise with any application?

Answer: Different experiments show that when using the UMA1022M, the main divider follows a 20log(N) (6 dB/octave) slope (i.e. when doubling the RF, you degrade the close in noise by 6 dB), whilst with the reference divider the noise floor is seen to follow a 10log(N) (3 dB/octave) slope.

The expected RF synthesiser close in noise of any application can be extrapolated from the results of the GSM application (RF = 902 MHz,  $F_{CP}$  = 200 kHz, close in noise = -86.5 dBc/Hz) with the following rule:

$$
\text{Close in Noise (expected)} = -86.5 \text{dBc} / \text{Hz} + 20 \log \left( \frac{\text{RF}}{902 \text{MHz}} \right) - 10 \log \left( \frac{F_{\text{CP}}}{200 \text{kHz}} \right)
$$

### **6 Appendixes**

### **6.1 PLL terms**

The following is a brief glossary of frequently encountered terms in the PLL literature.

- **Natural frequency w<sub>n</sub>:** the natural frequency of the loop. This is the frequency at which the loop would theoretically oscillate if the damping factor was zero.
- **Open loop cross-over frequency wc**: this is the frequency at which the open loop gain is unity. It is useful in determining the phase margin and hence the stability.



- **Damping coefficient**: r can be used as a measure of the stability in second order systems. It is seldom used as a direct measure of stability in higher order designs.
- **Order of the loop**: the order of the loop is the highest power of s (s=jw) in the denominator of the open loop transfer function. The example, below, shows a second order loop.

$$
G(s) \times H(s) = (K_{VCO} \times I_{CP}) \times \frac{(s \times \tau_2 + 1)}{(N \times C \times s^2)}
$$

- **Type of the loop**: the type of control system formed is defined by the number of perfect integrators in the loop. In the example, above, the loop is a type two system.
- **Phase margin Fm**: the phase margin, in degrees, is expressed as  $Fm = F(w_c) + 180$  where  $F(w_c)$  is the open loop phase shift at the frequency  $w_c$ .
- **SSB phase noise or close in noise**: it is the noise level within the loop bandwidth relative to carrier at a given frequency offset. It is referred to a 1 Hz bandwidth. It is expressed in dBc/Hz.
- **Integrated phase jitter or residual FM**: this is another measure of the noise performance of a signal source. This measure of integrated noise is usually specified over a particular audio bandwidth, e.g. 10 Hz to 200 kHz. It is expressed in degrees rms. An ideal synthesiser would have zero integrated phase jitter.
- **Spurious**: this defines the spectral purity of the oscillator. Common sources of spurious are the comparison frequency and harmonics. Comparison frequency breakthrough is generated by leakage in the loop filter components, VCO variable capacitor, printed circuit or the charge pump.
- **Settling time or switching time**: this indicates the time for a given frequency jump to be within a specified distance (frequency or phase) from target value.

### **6.2 Basic PLL transfer function**

Fig. 13 shows the block diagram of a basic control loop.



#### **Fig. 13 - Block Diagram of a Loop.**

In open loop, the transfer function is  $H(s) \times G(s)$  (a)

In closed loop, the transfer function is  $1 + (G(s) + H(s))$  $G(s)$ (b)

If we apply these transfer functions to the phase loop in Fig. 14, with equations expressed in Laplace notation.



Main divider



$$
G(s) = \frac{I_{CP} \times K_{VCO} \times F(s)}{s}
$$
 (c)

$$
H(s) = \frac{1}{N}
$$
 (d)

The PLL open loop transfer function is 
$$
\frac{I_{CP} \times K_{VCO} \times F(s)}{s \times N}
$$
 (e)

The PLL closed loop transfer function is

$$
\frac{\phi_o(s)}{\phi_i(s)} = \frac{K_{\text{VCO}} \times I_{\text{CP}} \times F(s)/s}{1 + \frac{K_{\text{VCO}} \times I_{\text{CP}} \times F(s)}{s \times N}} = \frac{N \times K_{\text{VCO}} \times I_{\text{CP}} \times F(s)}{(s \times N) + (K_{\text{VCO}} \times I_{\text{CP}} \times F(s))}
$$
(f)

Basic performance of PLL is determined by  $R_2$  and  $C_2$  (see Fig. 4) in the loop filter. Note: When introducing more components in the loop filter, the expression for the transfer function becomes a lot more complicated. Anyway, this design can serve as a starting point for even more complicated loop filters.

The transfer function of this simple second order loop filter is

$$
F(s) = R_2 + \left(\frac{1}{s \times C_2}\right) = \left[\frac{(s \times R_2 \times C_2) + 1}{s \times C_2}\right]
$$
(g)

Then the closed transfer function is

$$
\frac{\phi_o(s)}{\phi_i(s)} = \frac{N \times K_{\text{VCO}} \times I_{\text{CP}} \times F(s)}{(s \times N) + (K_{\text{VCO}} \times I_{\text{CP}} \times F(s))} = \frac{N \times K_{\text{VCO}} \times I_{\text{CP}} \times \frac{(s \times R_2 \times C_2) + 1}{s \times C_2}}{(s \times N) + (K_{\text{VCO}} \times I_{\text{CP}} \times \frac{(s \times R_2 \times C_2) + 1}{s \times C_2})}
$$
\n
$$
= \frac{N \times ((s \times R_2 \times C_2) + 1)}{s^2 \times C_2 \times N} + (s \times R_2 \times C_2) + 1
$$
\n(h)

If we compare the denominator of (h) with  $\frac{s}{s}$ w s  $\frac{2}{n}$  W<sub>n</sub> 2 2  $+\frac{2\times \rho\times s}{2}+1$ 

We find the equations shown below:

$$
w_n = \sqrt{\left(\frac{K_{\text{VCO}} \times I_{\text{CP}}}{C_2 \times N}\right)}
$$
 (i)  $\Rightarrow$  (1)

$$
\rho = \frac{w_n \times R_2 \times C_2}{2} \tag{i}
$$

$$
R_2 = 2 \times p \times \sqrt{\frac{N}{K_{VCO} \times I_{CP} \times C_2}}
$$
 (k)  $\Rightarrow$  (2)

#### **6.3 Guidance to Assembly and Operation**

#### 6.3.1 Introduction

The enclosed demonstration board is an universal tool to demonstrate and evaluate the UMA1022M under several conditions.

Together, with the Philips 3-Wire bus and the UMA1022M demonstration software, a quick and easy starting is provided. The enclosed application information is preliminary and corresponds to the GSM standards. However, the demoboard may easily be configured for other digital cellular or cordless systems like DCS1800, PHS, etc...

We hope that you will find no problems in realising this evaluation set-up and will come quickly to an application that fits perfectly to your needs.

#### 6.3.2 Assembly

Assembly is done according to the documentation which comes with the demonstration board. Please note that the board may be assembled with VCO's of different style. The existing version of the board can hold surface mount VCO's (e.g. ALPS URAX8, Murata MQE001 type). Since the VCO and the VTCXO use a common on-board supply rail, it is recommended to select both components with the same supply voltage specification.

The supplied circuit diagram corresponds to a typical GSM system. For the RF PLL, a VCO sensitivity of about 26 MHz/V and a typical comparison frequency of 200 kHz have been assumed. The charge pump current has been selected to 2.4 mA/cycle (CPI bit set to 1, S/D bit set to 1). With the IF PLL, a VCO sensitivity of about 2.5 MHz/V and a comparison frequency of 1000 kHz have been chosen. The charge pump current has been selected to 800 µA/cycle.

#### 6.3.3 Board configuration

Two regulators allow to supply independently the analog supply ( $V_{\text{CC}}$ ) and the digital voltage ( $V_{\text{DD}}$ ). The VCOs and the VTCXO are supplied by the analog voltage.

A VTCXO, a crystal or an external generator can be used as the reference. On the demonstration board, the VTCXO drives the reference divider.

#### 6.3.4 Getting started

- 1. Connect the Philips 3-wire interface board with the serial printer port (LPT1) of your PC. Copy the two files (BUS3WIRE.WB and BUS3WIRE.EXE) onto your hard disk or run the software from the disk. Type BUS3WIRE to start. Select UMA1022M option in the 'DEVICE TYPE' menu. Verify that the displayed window is well configured as you wish.
- 2. Connect the interface card with the UMA1022M demonstration board.
- 3. Connect the board to a 7.5V well regulated and low noise power supply.
- 4. The UMA1022M demonstration board is operational now and the two PLLs should be locked.
- 5. Start your synthesiser evaluation...

If you need assistance or do have any questions or comments don't hesitate to call your local Philips Semiconductors representative.

| Ref              | Value/Type                 | Size            | Ref             | Value/Type       | Size              |
|------------------|----------------------------|-----------------|-----------------|------------------|-------------------|
| R <sub>1</sub>   |                            | 0603 SMD        | C <sub>1</sub>  | 1n               | 0603 SMD          |
| R <sub>2</sub>   |                            | 0603 SMD        | C <sub>2</sub>  | 1n               | 0603 SMD          |
| R <sub>3</sub>   | 3.9k                       | 0603 SMD        | C <sub>3</sub>  | 15n              | 0603 SMD          |
| R <sub>4</sub>   | 0                          | 0603 SMD        | C <sub>4</sub>  | <b>NNP</b>       | 0603 SMD          |
| R <sub>5</sub>   |                            | 0603 SMD        | C <sub>5</sub>  |                  | 0603 SMD          |
| R <sub>6</sub>   | 120                        | 0603 SMD        | C <sub>6</sub>  | 100 <sub>n</sub> | 0603 SMD          |
| R7               | 18                         | 0603 SMD        | C7              | $4.7\mu/10V$     | Tant. chip cap.   |
| R <sub>8</sub>   | 18                         | 0603 SMD        | C <sub>8</sub>  | 56 <sub>p</sub>  | 0603 SMD          |
| R <sub>9</sub>   | 18                         | 0603 SMD        | C9              | 56p              | 0603 SMD          |
| R <sub>10</sub>  | 56                         | 0603 SMD        | C <sub>10</sub> | 100p             | 0603 SMD          |
| R <sub>11</sub>  | 12                         | 0603 SMD        | C <sub>11</sub> | 100 <sub>n</sub> | 0603 SMD          |
| R <sub>12</sub>  | 100k                       | 0603 SMD        | C <sub>12</sub> | 33p              | 0603 SMD          |
| R <sub>13</sub>  | 12                         | 0603 SMD        | C <sub>13</sub> | 33p              | 0603 SMD          |
| R <sub>14</sub>  | 12                         | 0603 SMD        | C14             | 33p              | 0603 SMD          |
| R <sub>15</sub>  | 12                         | 0603 SMD        | C <sub>15</sub> | 100p             | 0603 SMD          |
| R <sub>16</sub>  | 12                         | 0603 SMD        | C <sub>16</sub> | 100 <sub>n</sub> | 0603 SMD          |
| R <sub>17</sub>  | 100k                       | 0603 SMD        | C17             | 56p              | 0603 SMD          |
| R <sub>18</sub>  | 56                         | 0603 SMD        | C <sub>18</sub> | 56p              | 0603 SMD          |
| R <sub>19</sub>  | 18                         | 0603 SMD        | C <sub>19</sub> | 100 <sub>n</sub> | 0603 SMD          |
| R <sub>20</sub>  | 18                         | 0603 SMD        | C <sub>20</sub> | 4.7µ/10V         | Tant. chip cap.   |
| R <sub>21</sub>  | 18                         | 0603 SMD        | C <sub>21</sub> |                  | 0603 SMD          |
| R <sub>22</sub>  | 12                         | 0603 SMD        | C <sub>22</sub> | 330p             | 0603 SMD          |
| R <sub>23</sub>  |                            | 0603 SMD        | C <sub>23</sub> | 22n              | 0603 SMD          |
| R <sub>24</sub>  | 8.2k                       | 0603 SMD        | C <sub>24</sub> | 1.5n             | 0603 SMD          |
| R <sub>25</sub>  | 3.3k                       | 0603 SMD        | C <sub>25</sub> | 100 <sub>p</sub> | 0603 SMD          |
| R <sub>26</sub>  | 12                         | 0603 SMD        | C <sub>26</sub> | 100 <sub>n</sub> | 0603 SMD          |
| R <sub>27</sub>  |                            | 0603 SMD        | C <sub>27</sub> | <b>NNP</b>       | 0603 SMD          |
| R <sub>28</sub>  | 12                         | 0603 SMD        | C28             |                  | 0603 SMD          |
| R <sub>29</sub>  | 10k                        | 0603 SMD        | C <sub>29</sub> | 1n               | 0603 SMD          |
| R30              | 10k                        | 0603 SMD        | C30             | 100 <sub>n</sub> | 0603 SMD          |
| R31              | 12                         | 0603 SMD        | C31             | 4.7µ/10V         | Tant. chip cap.   |
| R32              | 100k                       | 0603 SMD        | C32             | 22p              | 0603 SMD          |
| R33              | 100k                       | 0603 SMD        | C33             | 100p             | 0603 SMD          |
| IC <sub>1</sub>  | <b>UMA1022M</b>            | SSOP20          | C34             | 100 <sub>n</sub> | 0603 SMD          |
| IC <sub>2</sub>  | <b>TK11250M (TOKO)</b>     | SOT-23L         | C35             | 100 <sub>n</sub> | 0603 SMD          |
| IC <sub>3</sub>  | <b>TK11230M (TOKO)</b>     | SOT-23L         | C36             | $1\mu/6.3V$      | Tant. chip cap.   |
| <b>VTCXO</b>     | 13 MHz (TOYOCOM)           | <b>TCO-982P</b> | C37             | 4.7µ/10V         | Tant. chip cap.   |
| <b>CRYSTAL</b>   | NNP (TOYOCOM)              | <b>TSX-1A</b>   | C38             | 100 <sub>n</sub> | 0603 SMD          |
| VCO <sub>1</sub> | EX814A (ALPS)              |                 | C39             | $1\mu/6.3V$      | Tant. chip cap.   |
| VCO <sub>2</sub> | <b>MQE721-178 (MURATA)</b> |                 | C40             | 4.7µ/10V         | Tant. chip cap.   |
| J1               | 2 pins                     |                 | CV <sub>1</sub> | <b>NNP</b>       |                   |
| J2               | 2 pins                     |                 | T1              |                  | SOT <sub>23</sub> |
| X1               | PN-Minicoax-SMB            |                 | X2              | 1 pin            |                   |
| X3               | PN-Minicoax-SMA            |                 | X4              | 5 pins           |                   |
| X5               | PN-Minicoax-SMA            |                 | X <sub>6</sub>  | PN-Minicoax-SMB  |                   |
| X7               | PN-Minicoax-SMB            |                 | X8              | 2 pins           |                   |

**Table 8 - Part List for UMA1022M Demonstration Board (GSM Application).**

(\*) NNP: Not Normally Populated.

X1: crystal oscillator buffer output.

X2: IF VCO modulation input.

X3: IF output 50Ω.

- X4: 3-WireBus control.
- X5: RF output 50Ω.
- X6: RF VCO modulation input.

X7: external reference input.

X8: supply.

J1: controls power down for the IF synthesiser.

J2: controls power down for the RF synthesiser.



**Fig. 15 - UMA1022M Demonstration Board Circuit Diagram.**





**Fig. 16 - UMA1022M Demonstration Board pcb Layout.**



**Fig. 17 - UMA1022M Demonstration Board Placement of Components.**



**Fig. 18 - Interface Card pcb Layout and Cable Connection.**

### **7 References**

[1] UMA1022M Product specification, Philips Semiconductors, 1998 Sept. 29.

[2] UMA1021M Application Note, Philips Semiconductors, AN96083, August 12nd 1996.

[3] Gardner, Floyd M. Phase lock Techniques, 2<sup>nd</sup> ed, Wiley, New York. 1980.

[4] Rohde, Ulrich, L. Digital PLL Frequency Synthesisers, Theory and Design, Prentice-Hall, Englewood Cliffs, New Jersey 1983.